-
- News
- Books
Featured Books
- pcb007 Magazine
Latest Issues
Current IssueThe Growing Industry
In this issue of PCB007 Magazine, we talk with leading economic experts, advocacy specialists in Washington, D.C., and PCB company leadership to get a well-rounded picture of what’s happening in the industry today. Don’t miss it.
The Sustainability Issue
Sustainability is one of the most widely used terms in business today, especially for electronics and manufacturing but what does it mean to you? We explore the environmental, business, and economic impacts.
The Fabricator’s Guide to IPC APEX EXPO
This issue previews many of the important events taking place at this year's show and highlights some changes and opportunities. So, buckle up. We are counting down to IPC APEX EXPO 2024.
- Articles
- Columns
Search Console
- Links
- Events
||| MENU - pcb007 Magazine
Vertical Conductive Structures, Part 3: Design Tool Techniques
August 23, 2019 | Ed Hickey and Mike Catrambone, Cadence Design Systems, and Joan Tourné, Nextgin TechnologyEstimated reading time: 3 minutes
Editor’s Note: This article is part three of a series on vertical conductive structures. Click here to read Part 1 and Part 2.
As design complexity and density increases, it sometimes requires the designer to leverage different via technologies to successfully route into larger pin count devices while maintaining the highest level of signal integrity. Using through-hole vias can take up a lot of valuable board space; moving to smaller blind vias reduces the via size but will require larger buried vias to complete the connections deeper in the board. Another costly alternative is using every layer interconnect (ELIC) technology with each layer pair having its own copper-filled, laser-drilled microvias. Stacking these microvias on top of each other between layer pairs can extend the connection between any two layers in the board. These via technologies may successfully route the design but could cause the layer count to rise, and if not done correctly, could lead to signal integrity issues.
New vertical conductive structure (VeCS) technology can reduce layer count and improve signal integrity without the need for sequential technologies. VeCS is different than traditional through-hole vias, microvias, and ELIC designs, which are more expensive and require a high number of laminations, drilling, and plating cycles to build up a reasonable number of layers. Using VeCS combines routing channels for better utilization of the channel, escaping out large pin count devices. The larger routing channels allow more routes to escape with a more reliable/solid plane reference without the swiss-cheese effect normally seen with other via technologies.
In Allegro 17.2, VeCS structures are nothing more than a mechanical symbol that can be free-placed or placed inside of a ball grid array (BGA) field to take advantage of this new routing escape technology. No major changes were required to support these new structures in Allegro PCB Designer except for a manufacturing output update to generate limited depth (blind) drill files for pins in support of VeCS-2 blind depth structures. 17.2 Padstack Editor supports by-layer keepouts as well as adjacent layer keepouts to ensure manufacturability when these structures are used in a layout. These structures are created as library objects, so they can be easily leveraged across many designs for commonly used device escapes. If a structure requires a change, it can be made in one place with all instances refreshed in the layout.
VeCS
At the moment, we distinguish two “slot” technologies: VeCS-1, where the slots go through the board, and VeCS-2, where we do multi-level blind slots (Figure 1).
Figure 1: The front slot on the left side shows a VeCS-1, and the right shows VeCS-2.
In practice, we will see more hybrid constructions of VeCS-1 and VeCS-2 in one slot. The advantage is that we can connect GND and powers to multiple layers using VeCS-1, and the adjacent signal only connects to layer 4, for example. The VeCS-2 part of the slot creates a stubbles connection, minimizing capacitance and the dispersion of a higher speed signal.
At the moment, NextGIn Technology is very much focused on next-generation products, such as very high bandwidth applications where signal transitions between layers can be tuned such that the impedance of the vertical trace matches the impedance of the signal layer as it transits from one layer and connects to next. This enables layer transitions with minimum loss, enabling more efficient use of routing real estate compared to the ineffective and costly point-to-point routing used today using traditional via technology.
VeCS can be combined with through-hole, buried/blind vias, and microvia/HDI technology. There is no limitation. For example, a VeCS core/multilayer can be sandwiched between a set of microvias on top and bottom.
The process flow used right now is as follows:
1. Build board per standard flow.
2. Form slots (optional at mechanical drill stage): VeCS-1 and VeCS-2 from front and back.
3. Complete plating (standard).
4. Fill slots and holes (optional).
5. Form second route and bottom route.
6. Fill slots (second route).
7. Drill through-holes (optional).
8. Complete surface plating similar to a plated over-filled via (POFV).
9. Finish the panel as standard.
To read the full article, which appeared in the August 2019 issue of PCB007 Magazine, click here.
Suggested Items
Insulectro’s 'Storekeepers' Extend Their Welcome to Technology Village at IPC APEX EXPO
04/03/2024 | InsulectroInsulectro, the largest distributor of materials for use in the manufacture of PCBs and printed electronics, welcomes attendees to its TECHNOLOGY VILLAGE during this year’s IPC APEX EXPO at the Anaheim Convention Center, April 9-11, 2024.
ENNOVI Introduces a New Flexible Circuit Production Process for Low Voltage Connectivity in EV Battery Cell Contacting Systems
04/03/2024 | PRNewswireENNOVI, a mobility electrification solutions partner, introduces a more advanced and sustainable way of producing flexible circuits for low voltage signals in electric vehicle (EV) battery cell contacting systems.
Heavy Copper PCBs: Bridging the Gap Between Design and Fabrication, Part 1
04/01/2024 | Yash Sutariya, Saturn Electronics ServicesThey call me Sparky. This is due to my talent for getting shocked by a variety of voltages and because I cannot seem to keep my hands out of power control cabinets. While I do not have the time to throw the knife switch to the off position, that doesn’t stop me from sticking screwdrivers into the fuse boxes. In all honesty, I’m lucky to be alive. Fortunately, I also have a talent for building high-voltage heavy copper circuit boards. Since this is where I spend most of my time, I can guide you through some potential design for manufacturability (DFM) hazards you may encounter with heavy copper design.
Trouble in Your Tank: Supporting IC Substrates and Advanced Packaging, Part 5
03/19/2024 | Michael Carano -- Column: Trouble in Your TankDirect metallization systems based on conductive graphite or carbon dispersion are quickly gaining acceptance worldwide. Indeed, the environmental and productivity gains one can achieve with these processes are outstanding. In today’s highly competitive and litigious environment, direct metallization reduces costs associated with compliance, waste treatment, and legal issues related to chemical exposure. What makes these processes leaders in the direct metallization space?
AT&S Shines with Purest Copper on World Recycling Day
03/18/2024 | AT&SThe Styrian microelectronics specialist AT&S is taking World Recycling Day as an opportunity to review the progress that has been made in recent months at its sites around the world in terms of the efficient use of resources: